Experiment no: 6

Name: Half adder & full adder

Aimis. Design, construct, and rest a half adder

Objectnes: to show the design of construction and the working of address using descrete gals.

components: - Bread board / kit. 7486,7400,7

heory:

Halfadder: Circult needs has birord imputs and
two binorn outputs. The input variables
designated the grun and addred boths
the output variables produce the sum and convyuse assign symbols a Cforcorry I to the
Output, X and I to be two input: and s Corsus
and he with lable tor the halfadder is listed
In table:

Full adder: A full adder is a combinational circuit that forms the aretheretic sum of there 51ts.

1 + consist of three inputs and 2 outputs two

Of the Input variables, denoted by xand 4

represent the two sisnificant 51ts to be added the trivel input, 2 represent the corry

from the previous lower significant position

## Procedure

- 1. Connections are made as per le circuit
- 2 switch on the Done, 3 upply
- 3. Apply different combinations of input and observe the outputs, com pane the output with the trake took tables.

Result Different logical circulit are constructed and her takes are verified. (0+1) = KAN G EGG Sep F= VM V. C. DV Blo (0+0) sera se a

circuit and truth table

half adder

| trota table |   |   |   |  |
|-------------|---|---|---|--|
| ×           | 4 | C | S |  |
| 0           | 0 | 0 | 0 |  |
| 0           | 1 | 0 | 1 |  |
| (           | 0 | 0 | 1 |  |
| l           | 1 | 1 | 0 |  |

 $S = x(4 + xy)_{2}$  C = xy.

Circuit diagram



Full addar

truth table

| × | 4 | 2 | C    | S |
|---|---|---|------|---|
| 0 | 0 | 0 | 0    | 0 |
|   |   | 1 | 0    | 1 |
| 0 | 1 | 0 | 0    | ) |
| 0 | P | 1 |      | 0 |
| 1 | 0 | 0 | 0    | 1 |
| 1 | 0 | 1 | -110 | 0 |
| 1 |   |   |      |   |
| 1 | 1 | 1 | 1    | 1 |
|   |   |   |      |   |

Circuit diagram S = A(bB) cn Cn+AB C = AB